## **Instruction Manual**

# **Tektronix**

TMSST2 LGA771 and 775 Socket Hardware Support Includes TMSDPH2 Installation instructions 071-1665-00 Copyright © Tektronix, Inc. All rights reserved. Licensed software products are owned by Tektronix or its subsidiaries or suppliers, and are protected by national copyright laws and international treaty provisions.

Tektronix products are covered by U.S. and foreign patents, issued and pending. Information in this publication supercedes that in all previously published material. Specifications and price change privileges reserved.

TEKTRONIX and TEK are registered trademarks of Tektronix, Inc.

#### **Contacting Tektronix**

Tektronix, Inc. 14200 SW Karl Braun Drive P.O. Box 500 Beaverton, OR 97077 USA

For product information, sales, service, and technical support:

- In North America, call 1-800-833-9200.
- Worldwide, visit www.tektronix.com to find contacts in your area.

#### **WARRANTY 9b**

Tektronix warrants that the media on which this software product is furnished and the encoding of the programs on the media will be free from defects in materials and workmanship for a period of three (3) months from the date of shipment. If any such medium or encoding proves defective during the warranty period, Tektronix will provide a replacement in exchange for the defective medium. Except as to the media on which this software product is furnished, this software product is provided "as is" without warranty of any kind, either express or implied. Tektronix does not warrant that the functions contained in this software product will meet Customer's requirements or that the operation of the programs will be uninterrupted or error-free.

In order to obtain service under this warranty, Customer must notify Tektronix of the defect before the expiration of the warranty period. If Tektronix is unable to provide a replacement that is free from defects in materials and workmanship within a reasonable time thereafter, Customer may terminate the license for this software product and return this software product and any associated materials for credit or refund.

THIS WARRANTY IS GIVEN BY TEKTRONIX WITH RESPECT TO THE PRODUCT IN LIEU OF ANY OTHER WARRANTIES, EXPRESS OR IMPLIED. TEKTRONIX AND ITS VENDORS DISCLAIM ANY IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE. TEKTRONIX' RESPONSIBILITY TO REPLACE DEFECTIVE MEDIA OR REFUND CUSTOMER'S PAYMENT IS THE SOLE AND EXCLUSIVE REMEDY PROVIDED TO THE CUSTOMER FOR BREACH OF THIS WARRANTY. TEKTRONIX AND ITS VENDORS WILL NOT BE LIABLE FOR ANY INDIRECT, SPECIAL, INCIDENTAL, OR CONSEQUENTIAL DAMAGES IRRESPECTIVE OF WHETHER TEKTRONIX OR THE VENDOR HAS ADVANCE NOTICE OF THE POSSIBILITY OF SUCH DAMAGES.

#### **WARRANTY 2**

Tektronix warrants that this product will be free from defects in materials and workmanship for a period of one (1) year from the date of shipment. If any such product proves defective during this warranty period, Tektronix, at its option, either will repair the defective product without charge for parts and labor, or will provide a replacement in exchange for the defective product. Parts, modules and replacement products used by Tektronix for warranty work may be new or reconditioned to like new performance. All replaced parts, modules and products become the property of Tektronix.

In order to obtain service under this warranty, Customer must notify Tektronix of the defect before the expiration of the warranty period and make suitable arrangements for the performance of service. Customer shall be responsible for packaging and shipping the defective product to the service center designated by Tektronix, with shipping charges prepaid. Tektronix shall pay for the return of the product to Customer if the shipment is to a location within the country in which the Tektronix service center is located. Customer shall be responsible for paying all shipping charges, duties, taxes, and any other charges for products returned to any other locations.

This warranty shall not apply to any defect, failure or damage caused by improper use or improper or inadequate maintenance and care. Tektronix shall not be obligated to furnish service under this warranty a) to repair damage resulting from attempts by personnel other than Tektronix representatives to install, repair or service the product; b) to repair damage resulting from improper use or connection to incompatible equipment; c) to repair any damage or malfunction caused by the use of non-Tektronix supplies; or d) to service a product that has been modified or integrated with other products when the effect of such modification or integration increases the time or difficulty of servicing the product.

THIS WARRANTY IS GIVEN BY TEKTRONIX WITH RESPECT TO THE PRODUCT IN LIEU OF ANY OTHER WARRANTIES, EXPRESS OR IMPLIED. TEKTRONIX AND ITS VENDORS DISCLAIM ANY IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE. TEKTRONIX' RESPONSIBILITY TO REPAIR OR REPLACE DEFECTIVE PRODUCTS IS THE SOLE AND EXCLUSIVE REMEDY PROVIDED TO THE CUSTOMER FOR BREACH OF THIS WARRANTY. TEKTRONIX AND ITS VENDORS WILL NOT BE LIABLE FOR ANY INDIRECT, SPECIAL, INCIDENTAL, OR CONSEQUENTIAL DAMAGES IRRESPECTIVE OF WHETHER TEKTRONIX OR THE VENDOR HAS ADVANCE NOTICE OF THE POSSIBILITY OF SUCH DAMAGES.

# **Table of Contents**

| General Safety Summary                                                                                                                                   |   |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| Service Safety Summary                                                                                                                                   |   |
| Environmental Considerations                                                                                                                             |   |
| Preface                                                                                                                                                  |   |
| Manual Terms                                                                                                                                             |   |
| Getting Started                                                                                                                                          |   |
| Reference                                                                                                                                                |   |
| Specifications Reference Voltage AC/DC Signaling Strobe Signals Latched Signals Certifications and Compliances Loading Diagrams Design Review Checklists |   |
| Maintenance  External Cleaning Only Short-Term Storage  Long-Term Storage Shipping the Probe Adapter                                                     |   |
| Appendix A: Accessories                                                                                                                                  |   |
| Appendix B: Apply TMSCAB1 Labels                                                                                                                         | ] |
| Appendix C: Probe Adapter Notes                                                                                                                          | ( |

# **List of Figures**

| Figure 1: Master and Slave module configuration                    | 2    |
|--------------------------------------------------------------------|------|
| Figure 2: TMSCAB1 cable, P6860 probe, and module                   | 3    |
| configurations                                                     |      |
| Figure 3: Probes, cables and preprocessor unit                     | 4    |
| Figure 4: Preprocessor jumper, adjustment, and connector locations | 5    |
| Figure 5: Attach the custom load plate to the target               |      |
| system socket                                                      | 13   |
| Figure 6: Connect the microprocessor to the probe head socket      | 14   |
| Figure 7: Attach the probe head to the target system               |      |
| (with LGA775 heat sink kit)                                        | 15   |
| Figure 8: Attach the probe head to the target system               |      |
| (with LGA771 heat sink kit)                                        | 16   |
| Figure 9: Multiple reference voltage averaging                     | 21   |
| Figure 10: BCLK requirements                                       | 23   |
| Figure 11: Strobe signal group requirements                        | 24   |
| Figure 12: Latched signal group requirements                       | 26   |
| Figure 13: Mated Samtec load model                                 | 30   |
| Figure 14: Receiver load model                                     | 30   |
| Figure 15: Electrical load model for typical signals               | 31   |
| Figure 16: Dimensions of the probe head                            | 32   |
| Figure 17: Dimensions of the preprocessor unit                     | 33   |
| Figure 18: Wrap probe head and position on preprocessor unit       | 39   |
| Figure 19: Place foam in the cardboard carton                      | 39   |
| Figure 20: Place preprocessor unit in the cardboard carton         | 40   |
| Figure 21: Place the cables over the preprocessor unit             | 40   |
| Figure 22: Place the foam and probe head in place                  | 40   |
| Figure 23: Place accessories and bubble bags in the                |      |
| accessory tray                                                     | 41   |
| Figure B-1: Apply TMSCAB1 labels                                   | B-45 |

# **List of Tables**

| Table 1: P6860 probe and TMSCAB1 cable configurations             | 3  |
|-------------------------------------------------------------------|----|
| Table 2: GTLREF Enable jumpers                                    | 7  |
| Table 3: Reference and termination jumpers                        | 8  |
| Table 4: Reference and terminator connectors                      | 9  |
| Table 5: Offset voltage adjustments                               | 9  |
| Table 6: LGA771/LGA775 jumper                                     | 9  |
| Table 7: F2 Acquired signal jumper                                | 10 |
| Table 8: Preprocessor airflow clearance                           | 11 |
| Table 9: GTLREF reference voltage requirements for the            |    |
| target system                                                     | 22 |
| Table 10: BCLK requirements for the target system                 | 23 |
| Table 11: Strobe signal group assignments                         | 24 |
| Table 12: DSTB strobe signal requirements for the target system . | 24 |
| Table 13: Latched signal group assignments                        | 26 |
| Table 14: Latched signal requirements for the target system       | 27 |
| Table 15: Electrical specifications for AC input to the           |    |
| preprocessor unit                                                 | 28 |
| Table 16: Environmental specifications                            | 28 |
| Table 17: General checklist                                       | 35 |
| Table 18: Electrical checklist                                    | 35 |
| Table 19: Mechanical checklist                                    | 35 |

# **General Safety Summary**

Review the following safety precautions to avoid injury and prevent damage to this product or any products connected to it.

To avoid potential hazards, use this product only as specified.

Only qualified personnel should perform service procedures.

While using this product, you may need to access other parts of a larger system. Read the safety sections of the other component manuals for warnings and cautions related to operating the system.

#### To Avoid Fire or Personal Injury

**Use Proper Power Cord.** Use only the power cord specified for this product and certified for the country of use.

**Connect and Disconnect Properly.** Do not connect or disconnect probes or test leads while they are connected to a voltage source.

**Ground the Product.** This product is grounded through the grounding conductor of the power cord. To avoid electric shock, the grounding conductor must be connected to earth ground. Before making connections to the input or output terminals of the product, ensure that the product is properly grounded.

**Observe All Terminal Ratings.** To avoid fire or shock hazard, observe all ratings and markings on the product. Consult the product manual for further ratings information before making connections to the product.

The inputs are not rated for connection to mains or Category II, III, or IV circuits.

**Power Disconnect.** The power switch disconnects the product from the power source. See instructions for the location. Do not block the power switch; it must remain accessible to the user at all times.

**Do Not Operate Without Covers.** Do not operate this product with covers or panels removed.

**Do Not Operate With Suspected Failures.** If you suspect there is damage to this product, have it inspected by qualified service personnel.

**Avoid Exposed Circuitry.** Do not touch exposed connections and components when power is present.

Do Not Operate in Wet/Damp Conditions.

Do Not Operate in an Explosive Atmosphere.

Keep Product Surfaces Clean and Dry.

**Provide Proper Ventilation.** Refer to the manual's installation instructions for details on installing the product so it has proper ventilation.

#### **Terms in this Manual**

These terms may appear in this manual:



**WARNING.** Warning statements identify conditions or practices that could result in injury or loss of life.



**CAUTION.** Caution statements identify conditions or practices that could result in damage to this product or other property.

# Symbols and Terms on the Product

These terms may appear on the product:

- DANGER indicates an injury hazard immediately accessible as you read the marking.
- WARNING indicates an injury hazard not immediately accessible as you read the marking.
- CAUTION indicates a hazard to property including the product.

The following symbols may appear on the product:



CAUTION Refer to Manual



WARNING F High Voltage



Protective Ground (Earth) Terminal Mains Disconnect OFF (Power)



Mains Connected ON (Power)

# **Service Safety Summary**

Only qualified personnel should perform service procedures. Read this *Service Safety Summary* and the *General Safety Summary* before performing any service procedures.

**Do Not Service Alone.** Do not perform internal service or adjustments of this product unless another person capable of rendering first aid and resuscitation is present.

**Disconnect Power.** To avoid electric shock, switch off the instrument power, then disconnect the power cord from the mains power.

**Use Care When Servicing With Power On.** Dangerous voltages or currents may exist in this product. Disconnect power, remove battery (if applicable), and disconnect test leads before removing protective panels, soldering, or replacing components.

To avoid electric shock, do not touch exposed connections.

## **Environmental Considerations**

#### Product End-of-Life Handling

Observe the following guidelines when recycling an instrument or component:

**Equipment Recycling.** Production of this equipment required the extraction and use of natural resources. The equipment may contain substances that could be harmful to the environment or human health if improperly handled at the product's end of life. In order to avoid release of such substances into the environment and to reduce the use of natural resources, we encourage you to recycle this product in an appropriate system that will ensure that most of the materials are reused or recycled appropriately.



The symbol shown to the left indicates that this product complies with the European Union's requirements according to Directive 2002/96/EC on waste electrical and electronic equipment (WEEE). For information about recycling options, check the Support/Service section of the Tektronix Web site (www.tektronix.com).

# Restriction of Hazardous Substances

This product has been classified as Monitoring and Control equipment, and is outside the scope of the 2002/95/EC RoHS Directive. This product is known to contain lead, cadmium, mercury, and hexavalent chromium.

## **Preface**

This document contains specific information about the TMSST2 LGA771 and 775 Socket microprocessor support product and contains information on how to operate this product on compatible Tektronix logic analyzers.

If you are familiar with operating microprocessor support product with the logic analyzer, you need only this manual to set up and run the probe adapter (processor unit and probe head).

#### **Manual Terms**

The manual uses the following terms:

■ **GTLREF** (Gunning Transceiver Logic Reference)
The GTL+ inputs require a reference voltage (GTLREF) which is used by the receivers to determine if a signal is a logical 0 or 1.

#### ■ Land

Land is an alternate name for a pin and is associated with LGA (land grid array) socket pads on a circuit board.

#### ■ Reference voltage

The voltage threshold on the input receivers of the preprocessor unit.

#### **■** Termination voltage

The voltage to which the receive signals are terminated.

## **Getting Started**

The probe adapter (preprocessor unit and probe head) is an interposer design that allows the logic analyzer to acquire data from a microprocessor in the operating environment with little effect on the target system.

To accomplish this, the probe adapter is connected to the target system, and then the microprocessor is connected to the probe head. Signals from the microprocessor-based system flow through the probe cables, and to the logic analyzer.

The TMSST2 product includes:

- PUB32G11 software acquires state and timing signals
- TMSST2 preprocessor unit

The TMSST2 product is compatible with:

- TMSDPH2 probe head
- TMS119 software support package

**NOTE**. The TMS119 support software is available only to customers with a valid, restricted, and secret nondisclosure agreement (RS-NDA) with Intel and Tektronix.

## **Logic Analyzer Configuration**

To use the preprocessor unit and probe head to acquire most signals, you need a Tektronix logic analyzer with four merged TLA7AX4, 450 MHz, logic analyzer modules.

The modules must be configured and merged as shown in Figure 1. The memory depth is automatically based on the shallowest memory depth of the modules.

The term *Master module* refers to the second module of a 4-wide module configuration. (See Figure 1). The term Slave module refers to the modules to the left or right of the Master module.



Figure 1: Master and Slave module configuration

All signals are acquired through a combination of P6860 probes and TMSCAB1 cables connected to the logic analyzer. The P6860 probes should already be labeled; if you need to apply labels, refer to the instructions that came with your probe documentation.

Refer to the *P6810*, *P6860*, and *P6880 Logic Analyzer Probes Instruction manual*, Tektronix part number 071-1059-xx, for more information about the P6860. Access the latest version of the manual from the Tektronix.com Web site.

#### **Connect the P6860 Probes and TMSCAB1 Cables**

Use the P6860 probes and TMSCAB1 cables to connect the TLA7AX4 logic analyzer modules to the preprocessor unit. (See Table 1.)

**NOTE**. If you need to attach labels to TMSCAB1 cables, refer to Appendix B.

Table 1: P6860 probe and TMSCAB1 cable configurations

| Modules | TMSCAB1 cables | P6860<br>probes | Description                                     | Software support |
|---------|----------------|-----------------|-------------------------------------------------|------------------|
| 4       | 5 (M,S1,S2)    | 6 (M,S3)        | Does not acquire auxiliary common clock signals | PUB32G11         |



Figure 2: TMSCAB1 cable, P6860 probe, and module configurations

#### **TMSCAB1 Cables**

- 1. From the Master module, match the label on the TMSCAB1 cable with the corresponding connector label on the preprocessor unit and connect the cable. The TMSCAB1 cable connector is keyed for correct alignment to the preprocessor unit.
- 2. Use care to evenly tighten both screws on the module end of the probes or cables until they are snug. First slightly tighten both screws, then snug each screw to 4 in-lbs (max).
- **3.** Repeat step 1 to attach the TMSCAB1 cables with the Slave1 and Slave2 modules.



**CAUTION.** To prevent damage to the probe and preprocessor unit, always position the probes perpendicular to the footprint on the circuit board. Incorrect handling of the probe while connecting to or disconnecting from the preprocessor unit can damage the probe.

When attaching the probe head, use care to evenly tighten the probe head screws until they are snug. First, tighten both screws until the nut bar makes contact with the board surface, and then snug each screw to 1 in-lbs (max). Under-tightening the screws can result in intermittence. Over-tightening can result in damage to the elastomer holder and stripped screws.

#### P6860 Probes

**4.** Match the A, D, C, and E probes from the Slave3 and Master module with the corresponding D3/D2 and A3/A2, D1/D0 and A1/A0, C1/C0 and C3/C2, and E3/E2 and E1/E0 connector labels on the preprocessor unit. The P6860 probe connector is keyed for correct alignment to the preprocessor unit.

**NOTE**. To prevent faulty connections and loss of data, check that the probe board connections are clean and free of debris.



Figure 3: Probes, cables and preprocessor unit

## **Configure the Preprocessor Unit**

To acquire the necessary signals from the target system, the preprocessor unit generates two tracking voltages referred to as  $V_{TERM}$  and  $V_{REF}$ .  $V_{TERM}$  is the voltage to which most of the received target signals are terminated, while  $V_{REF}$  is the reference to which the attenuated target signals are compared.

You can configure the preprocessor unit to use one or more of the GTLREF signals and combine these signals with an offset voltage using the jumpers on top of the preprocessor unit. (See Figure 4.)

**NOTE**. Review the schematic diagram in Figure 4 to understand how the jumpers and offset adjustments define the reference and termination signals. The connectors provide access for monitoring the voltages.



Figure 4: Preprocessor jumper, adjustment, and connector locations

#### Select a GTLREF Signal

The most common and straightforward scenario is to select an individual GTLREF signal using the jumpers to generate a reference and termination voltage. When you enable a GTLREF signal, the average voltage is equal to the GTLREF voltage.

As an alternative to a single GTLREF selection you can combine two or more GTLREF signals that result in the average of all the contributors. The next step beyond a GTLREF only selection is to add a DC offset. The resultant voltage continues to track GTLREF. Refer to the following combined calculation:

$$V_{REF}$$
 or  $V_{TERM} = ((V_{OFFSET} - V_{GTLREF\_AVG}) \times 0.130) + V_{GTLREF\_AVG}$ 

**NOTE**. If you choose only the offset voltage to define the termination or reference voltage then a weighting factor is not used and the full magnitude offset voltage defines the resultant voltage.

For example, you have selected a GTLREF signal that equals 0.7 V, the AVERAGE GTLREF jumper is enabled, and you are using an offset voltage to provide +0.05 V of offset. The resultant voltage would be 0.75 V.

To set this offset voltage, adjust to:

To summarize, the offset voltage source must be at 1.08 V to provide the +0.05 V of offset (in combination with an averaged GTLREF signal equal to 0.7 V). Therefore, if the AVERAGE GTLREF jumper is moved to the disabled position, an offset only selection sets the resultant voltage at 1.08 V.

The information on pages 7 through 9 guide you through the following tasks:

- Averaging GTLREF signals
- Combining averaged GTLREF signals with fixed offset voltages
- Viewing and adjusting termination and reference voltages

**NOTE**. All jumpers and connectors are located on top of the preprocessor unit.

# Average a GTLREF Signal

Enable one or more of the GTLREF jumpers shown in Table 2 to allow averaging of GTLREF signals.

Table 2: GTLREF Enable jumpers

| Jumpers         | Microprocessor pins | Default<br>Pin position |
|-----------------|---------------------|-------------------------|
| Enable<br>Pin 1 | H2                  | 2-3 Disable             |
| H2              | H1                  | 1-2 Enable              |
| H <sub>1</sub>  | E24                 | 2-3 Disable             |
| E24 # E5        | F2                  | 2-3 Disable             |
| ■ ■ ■ G10       | G10                 | 2-3 Disable             |

#### Combine Averaged GTLREF Signals with Offset Voltages

Use the four sets of jumpers shown in Table 3 to combine the averaged GTLREF signal with a separate independent fixed offset voltage.

- Enable both sets of REFERENCE jumpers to generate a combined reference voltage.
- Enable both sets of TERMINATION jumpers to generate a combined termination voltage.

Table 3: Reference and termination jumpers

| Jumpers                       |             | Jumper name        | Defau | IIt Pin position |
|-------------------------------|-------------|--------------------|-------|------------------|
| Enable                        |             | REFERENCE          |       |                  |
| Pin 1                         |             | USE OFFSET         | 2-3   | Exclude          |
| USE OFFSET USE AVERAGE GTLREF | REFERENCE   | USE AVERAGE GTLREF | 1-2   | Include          |
| USE OFFSET USE AVERAGE GTLREF | TERMINATION | TERMINATION        |       |                  |
|                               |             | USE OFFSET         | 2-3   | Exclude          |
|                               |             | USE AVERAGE GTLREF | 1-2   | Include          |

When you enable both the AVERAGE GTLREF and the OFFSET jumpers, the resultant termination and reference voltages are weighted (20 to 3) to provide a substantial degree of GTLREF tracking.

Even when the AVERAGE GTLREF jumper is disabled for both the reference and termination voltage, the average GTLREF signal is used to generate a reference voltage for thirteen target signals. To guarantee that the average GTLREF signal is at an appropriate level, the average GTLREF signal defaults to the processor land H1 on the target system, if all five jumpers are placed in the disabled position.

**NOTE**. If the land H1 on the target system is the desired GTLREF signal, use the jumper on the preprocessor unit to enable it rather than relying on defaults. The land H1 default is only intended to avoid undefined conditions from occurring.

#### Adjust GTLREF Offset Voltage

To use either reference or termination offset voltage, you must enable it. (See Table 3 on page 8.) Connect a voltmeter to the Reference or Terminator connector and GND on the preprocessor unit using standard cables. The voltage is the averaged signal that is used by the front-end comparators (reference average and termination average). If the manual offset jumper is the only jumper enabled, the voltage at the connector directly reflects the manual offset voltage.



**CAUTION.** Connecting a voltage source to the Reference or Terminator connectors can damage the preprocessor unit. Only use standard cables to read the manual offset voltage. (See Table 4.)

Table 4: Reference and terminator connectors

| Connectors                                | Name                        |
|-------------------------------------------|-----------------------------|
| REFERENCE TERMINATION AVERAGE GND AVERAGE | TERMINATION AVERAGE         |
| AVERAGE OND AVERAGE                       | GND - MEASUREMENT REFERENCE |
|                                           | REFERENCE AVERAGE           |

Adjust the offset voltage with a small screwdriver, if necessary. (See Table 5.) Turn the potentiometer clockwise to increase the voltage. The range of the offset voltage is from 0.4~V to 1.0~V.

Table 5: Offset voltage adjustments

| Adjustment                       | Name                      |
|----------------------------------|---------------------------|
| REFERENCE ( ) TERMINATION        | TERMINATION OFFSET ADJUST |
| OFFSET V- V+ V- V+ OFFSET ADJUST | REFERENCE OFFSET ADJUST   |

**NOTE**. To resolve acquisition errors, adjust the reference voltage. To resolve target-system loading issues, adjust the termination voltage.

**LGA771/LGA775 jumper.** Select the socket that your target processor uses.

Table 6: LGA771/LGA775 jumper

| Socket name | Pin position  |
|-------------|---------------|
| LGA775      | 1-2 (default) |
| LGA771      | 2-3           |

**F2 ACQUIRED SIGNAL Jumper.** Choose the jumper position based on the signal associated with land F2. Choose REF if the signal is a GTLREF, otherwise ACQUIRED SIGNAL is the default.

Table 7: F2 Acquired signal jumper

| Jumper name     | Pin position  |
|-----------------|---------------|
| Acquired signal | 1-2 (default) |
| REF             | 2-3           |

XTGIP and Test Ports. Not used.

## Connect the Logic Analyzer to a Target System



**CAUTION.** To prevent static damage to the microprocessor, preprocessor unit, probe head, probes, and module, handle components only in a static-free environment. Always wear a grounding wrist strap, heel strap, or similar device while handling the microprocessor and probe adapter.



**WARNING.** To prevent harm to yourself or damage to the preprocessor unit, do not open the preprocessor unit. There are no operator-serviceable parts inside the preprocessor unit. Refer servicing of internal parts in the preprocessor unit to Tektronix authorized personnel only. External parts may be replaced by qualified service personnel.

#### **Airflow Clearance**

Table 16 lists airflow clearances on all sides of the preprocessor unit.

**Table 8: Preprocessor airflow clearance** 

| Characteristic                                   | Description         |
|--------------------------------------------------|---------------------|
| Required airflow clearances for the preprocessor |                     |
| Front, top, left side                            | 5.08 cm (2 in)      |
| Back                                             | 7.60 cm (3 in)      |
| Bottom, right side                               | 0.635 cm (0.250 in) |

#### Tools

Use the following tools to connect the probe head to the target system:

- Use a flatbladed screwdriver (0.1 inch tip width) to tighten the probe head to the target system.
- **Optional Tool.** A torque wrench helps to ensure reliable connections by meeting the nominal torque values. Unless noted otherwise, tighten screws to 8 in-lbs.

**NOTE**. For storage and shipping, retain the cardboard cartons and packing material that is shipped with the probe adapter.

For a list of replaceable parts, see page 17.

Read the following instructions before installing parts.

#### Connect the Probe Head

Use the following steps to connect the probe head to the target system:

- 1. Power off the target system. It is not necessary to power off the logic analyzer.
- **2.** Power off any probe adapters that may be attached to your target system.

**NOTE**. To discharge static electricity, touch the ground connector located on the logic analyzer.

- **3.** Follow the steps in Figure 5 on page 13 to attach the custom load plate to your target system.
- **4.** Follow the steps in Figure 6 on page 14 to connect the microprocessor to the probe head socket.
- 5. If your system uses the LGA775 heat sink, follow the steps in Figure 7 on page 15 to attach the probe head and heat sink to the target system. Use the hardware provided with the accessory kit.
- **6.** If your system uses the LGA771 heat sink, follow the steps in Figure 8 on page 16 to attach the probe head and heat sink to the target system. Use the hardware provided with the accessory kit.
- 7. Connect the paddle boards on the preprocessor ribbon cables to the paddle boards on the probe head cables. Pay close attention that the labels on the paddle boards match, A to A, and so forth. Depending on which heat sink you have, refer to Figure 7 on page 15 or Figure 8 on page 16.



**CAUTION.** To prevent damage to the LGA771 or 775 socket, minimize the amount of times the processor is inserted into the probe head. The probe head is designed to withstand 20 processor insertions. Once the LGA771 or 775 socket is damaged, the probe head cannot be repaired. If great care is taken during processor insertion, the cycle life of the probe may be extended.



Figure 5: Attach the custom load plate to the target system socket



Figure 6: Connect the microprocessor to the probe head socket

Check the following before you connect the probe head: •The bar is positioned as shown •You have correctly located Pin 1 Caution: To prevent damage to the springs in the processor Pin 1 socket or damage to the Do not remove the socket preprocessor unit caused by adapter from the bottom of the power and ground shorts, check probe head. that pin 1 on the probe head Attach the probe head to aligns with pin 1 on the target the target system. system. Snap the heat sink Connect the into the standoffs(4). paddle boards. **NOTE:** Apply forced-air cooling across the microprocessor and heat sink to keep the microprocessor from overheating unless you are using a forced air-cooled heat sink and fan assembly. Thread the standoffs onto the screws as shown. (LGA775 heat sink kit) Tighten these two screws to the custom load plate.

Figure 7: Attach the probe head to the target system (with LGA775 heat sink kit)



Figure 8: Attach the probe head to the target system (with LGA771 heat sink kit)

#### **Probe Head Removal**

Follow these steps to remove the probe head from the target system:

- 1. Power off the target system, and unplug the AC power cord on the preprocessor unit. The power switch for the preprocessor unit is located on the back of the preprocessor unit. It is not necessary to power off the logic analyzer.
- 2. Reverse the steps in the previous illustrations to remove the probe head.
- **3.** Store the probe head.

## **Applying and Removing Power**

To apply power to the preprocessor unit and target system, follow these steps:

- 1. Make sure the power switch on the preprocessor unit is in the off position. When powered off, the zero (0) is visible on the power switch.
- **2.** Plug the AC power cord into the IEC connector on the back of the preprocessor unit.
- **3.** Plug the AC power cord into an electrical outlet.
- **4.** Power on the preprocessor unit using the switch at the back of the preprocessor unit. A green, power-on LED lights on the front of the preprocessor unit, indicating that the preprocessor unit is active.
- **5.** Power on the target system.

To remove power from the target system and the preprocessor unit, reverse the preceding steps.

## Replaceable Parts List

Refer to the following table to view and reorder replaceable parts for the preprocessor and probe head.

| Fig. &<br>step<br>numbers <sup>1</sup> | Quantity | Description                                          | Part<br>number |
|----------------------------------------|----------|------------------------------------------------------|----------------|
| 5-4                                    | 1        | Load plate, bottom, for FOXCONN socket               | 386-7398-XX    |
| 5-4                                    | 1        | Load plate, bottom, for Tyco socket                  | 386-7400-XX    |
| 6-7                                    | 1        | Socket cover                                         | 200-4843-XX    |
| 7-11                                   | 1        | Socket adapter; SMD, BGA to LGA, pin header, 769 POS | 131-7494-XX    |
| 3                                      | 1        | Cable assembly (for preprocessor unit) with labels   | 012-1661-51    |

To order replaceable parts for the heat sink kits, refer to the instructions that came with the heat sink kit.

**NOTE**. For a list of standard and optional accessories (including heat sink kits), refer to Appendix A.

## **Logic Analyzer Software Compatibility**

Refer to the label of the software support CD for the current compatible version of the Tektronix Logic Analyzer system software.

## **Installing the Software**

**NOTE**. Before you install any software, verify that the microprocessor support software is compatible with the logic analyzer software by comparing the version number on the CD to the Tektronix logic analyzer system software.

To install the TMSST2 software on the Tektronix logic analyzer, follow these steps:

- 1. Insert the CD in the CD drive.
- **2.** Follow the on-screen instructions to install the software.

To remove or uninstall software, use the Add or Remove Programs utility in the Windows Control Panel. Close all windows before you uninstall any software.

### **Support Package Setup**

The PUB32G11 setup file acquires signals for viewing. After installing the software, you need to load the PUB32G11 setup file. Fllow these steps:

- **1.** Open a logic analyzer system window and select File, Load Support Package.
- 2. In the Load Support Package dialog box, select the support and click load.
- **3.** Follow the on-screen instructions.

## Reference

### **Circuit Description**

The preprocessor unit and probe head processes all signals on the microprocessor before the logic analyzer captures the signals. The TMSST2 product performs the following functions:

- Latches signals within a narrow valid window
- Demultiplexes quad-pumped, source-synchronous signals
- Deterministically synchronizes source-synchronous data signals to BCLK

#### **Latched Operation**

The signals are processed according to their type. Following is a description of each type:

**4x Quad-Pumped Signals.** These signals include D[63:00]# and DBI[3:0]#. The signals are latched using dedicated strobes, STBP[3:0] and STBN[3:0], and then four-way demultiplexing is performed on these signals. The LAI inverts the appropriate signals when the DBI[3:0] signals are active.

**2x Double-Pumped Signals.** These signals include A[35:03]# and REQ[4:0]#. The LAI buffers and restores these signals. It then sends the signals to the logic analyzer along with ADSTB[0] to be multiplexed into the common clock domain. The logic analyzer uses the ADS to deterministically place these signals into the correct clock frame.

**1x Common-Clock Signals.** These signals include all of the remaining front side bus signals. The logic analyzer latches these signals using the rising edge of BCLK.

#### Signal Probing

The probe head uses passive series isolation to acquire data.

#### **GTLREF Jumper Settings**

The preprocessor unit uses reference voltages from the target system to derive a signal called GTLREF\_AVG. This voltage is used as a reference to acquire most signals from the target system. The preprocessor unit can average up to five reference voltages and a manual offset voltage. See *Configure the Preprocessor* beginning on page 5.

## **Specifications**

These specifications are for a probe adapter that is connected between a compatible Tektronix logic analyzer and target system. All specifications are typical. This section also outlines the electrical and mechanical requirements that the system-design engineer must observe during the planning and designing of their target system. This planning ensures compatibility with the probe adapter.

## Reference Voltage

Some target systems incorporate multiple reference voltages. These voltages are averaged by the preprocessor unit and used to receive all signals. Figure 9 shows an example of averaging two different reference voltages.



Figure 9: Multiple reference voltage averaging

**NOTE**. The overall time/voltage eye seen by the probe adapter is reduced when different reference voltages are present in the target system.

When designing a multiple reference voltage system, the system designer must ensure that the composite eye seen by the preprocessor unit conforms to the electrical requirements described in this section. All electrical requirements listed in this section are relative to the averaged reference voltage.

The preprocessor unit provides a user-defined offset that can be added to the averaged reference voltage for flexibility. The offset function can also be used by itself, and adjusted to a desired fixed voltage. The averaged reference voltage tracks changes in the references, while the offset is a fixed voltage. To provide a significant amount of tracking while using an offset, the averaged reference is weighted 6.67:1 relative to the Offset voltage.

The TMSST2 preprocessor unit generates a separate termination and reference voltage.

With separate reference and termination voltages, it is possible to adjust the termination voltage to optimize target-system performance with the preprocessor unit installed and active. You can then adjust the reference voltage to optimize the preprocessor unit operation and achieve error-free acquisition. In most applications, the affect of the probe adapter loading is low enough to suffice for the simplest case of reference and termination voltages (both being set to the averaged reference only, no offset). Independent adjustments with or without offsets are available, if needed.

Table 9: GTLREF reference voltage requirements for the target system

| Description                                          | Min                   | Max                   |
|------------------------------------------------------|-----------------------|-----------------------|
| Input voltage range <sup>1</sup>                     | 0.40 V                | 1.10 V                |
| Input current (DC bias) <sup>2</sup>                 | -0.2 μΑ               | 0.2 μΑ                |
| Offset voltage range, combined <sup>3</sup>          | See Note <sup>3</sup> | See Note <sup>3</sup> |
| Offset voltage range, Offset only <sup>4</sup>       | 0.45 V                | 1.0 V                 |
| Slew Rate <sup>5,7</sup>                             | 0                     | 1.25 mV/μs            |
| Edge Rate, 10-90%; ≤50mv step size <sup>6,7</sup>    | 40 μs                 |                       |
| Edge Rate, 10-90%; 50mv < step ≤200mv <sup>6,7</sup> | <b>50</b> μs          |                       |

<sup>1</sup> Specifications are relative to the pins on the probe head.

- Step response; transitions  $\geq$ 20  $\mu$ s for step sizes less than 50  $\mu$ v,  $\geq$ 30  $\mu$ s for transitions up to 200  $\mu$ v are stable within 100  $\mu$ s. Faster transitions require up to 250  $\mu$ s to stabilize.
- Because of propagation delay and slew rate differences between  $V_{TERM}$  and  $V_{REF}$  acquisition is not guaranteed to be error-free during Reference voltage transitions that violate the Slew Rate or Edge Rate limits.

<sup>&</sup>lt;sup>2</sup> AC load modeled as unterminated 275 ohm 8 nsec transmission line.

Max Negative Offset = 0.13 x (V<sub>GTLREF\_AVG</sub> - 0.4); Max Positive Offset = 0.13 x (1.0 - V<sub>GTLREF\_AVG</sub>)

Fixed voltage, no tracking

<sup>&</sup>lt;sup>5</sup> Response is primarily bandwidth rather than slew rate limited.

## **AC/DC Signaling**

The TMSST2 preprocessor unit divides the front side bus signals into different acquisition groups depending on the characteristics of each signal. Each signal group is acquired using a different acquisition topology and has unique AC and DC requirements.



Figure 10: BCLK requirements

Table 10: BCLK requirements for the target system

| Symbol                       | Description                          | Min    | Max     |
|------------------------------|--------------------------------------|--------|---------|
|                              | Common Clock Rate <sup>1</sup>       |        | 333 MHz |
| T <sub>BCLK</sub> 1,2        | Clock period                         | 2.85   |         |
| V <sub>BCLK_DIFF</sub> 1,2,3 | Differential input voltage           | 200 mV | 900 mV  |
| V <sub>BCLK_CM</sub> 1       | Differential common-mode input range | 0.15 V | 1.1 V   |

- 1 Specifications are relative to the pins on the probe head.
- 2 Uncertainty surrounding the active edge is accounted for in the requirements of the signals that are latched by the active edge.
- 3 Signal must be monotonic during transition.

## **Strobe Signals**

There are two strobe signal acquisition groups. Each group is defined in the table below, followed by the AC and DC signaling requirements. Both strobe groups have the same requirements.

Table 11: Strobe signal group assignments

| Group | Signals                   | Description                                                                                                                      |
|-------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------|
| DSTB  | DSTB[3:0]p,<br>DSTB[3:0]n | Single-ended, active falling-edge,<br>buffered and used for latching solely<br>by the preprocessor unit                          |
| ADSTB | ADSTB[1:0]                | Single-ended, active on both edges,<br>buffered initially by the preprocessor<br>unit then used for latching by the LA<br>module |



Figure 11: Strobe signal group requirements

Table 12: DSTB strobe signal requirements for the target system

| Symbol                  | Description              | Requirement               |
|-------------------------|--------------------------|---------------------------|
| V <sub>IH</sub> 1,2,3,4 | Input high voltage (min) | V <sub>REFA</sub> +125 mV |
| $V_{IL}$                | Input low voltage (max)  | V <sub>REFA</sub> -125 mV |
| V <sub>MAX</sub>        | Maximum input voltage    | 1.5 V                     |
| V <sub>MIN</sub>        | Minimum input voltage    | -0.2 V                    |

- 1 Specifications are relative to the pins on the probe head.
- 2 Uncertainty surrounding the active edge is accounted for in the requirements of the signals that are latched by the active edge.
- 3 Signal must be monotonic during transition.
- 4 V<sub>IH</sub>, V<sub>IL</sub> are dependant upon the receiver hysteresis setting. Larger hysteresis yields larger delay changes due to changes in required over-drive and thus larger Setup and Hold window size. Selected hysteresis is relatively large, thus yielding substantial noise immunity but requiring a substantial over-drive.

To improve immunity to nonmonotonic anomalies present on the target system strobe signals, the preprocessor and logic analyzer module employ both voltage and time domain hysteresis.

For both the DSTB and ADSTB signal groups, the voltage domain hysteresis is adjustable at the factory from 3.5 mv typical to over 100 mV at the probe tip. The amount of hysteresis applied can not be changed. The amount of hysteresis is set to nominally  $48 \text{ mv} (\pm 24 \text{ mv})$ .

The time domain hysteresis is different for the DSTB and ADSTB groups. For the DSTB group, any nonmonotonic anomaly within 0.8 ns of an incident falling-edge is ignored. For the ADSTB group, any nonmonotonic anomaly within 1250 ps of the incident falling or rising edge is ignored.

## **Latched Signals**

Latched signal acquisition groups are defined in Table 13.

Table 13: Latched signal group assignments

| Gro<br>up       | Signals                                                                                                                     | Latch-<br>ing<br>edge | Description                                                                                     |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------------|-------------------------------------------------------------------------------------------------|
| L1              | BNR, BPM[5:0], BPRI, BR[3:0], DBSY, DEFER, FERR, IERR, LINT[1:0], LOCK, NMI, MCERR, PROCHOT, PWRGOOD, RSP, THERMTRIP, TRDY, | BCLK                  | 275 $\Omega$ Load, Terminated to $V_{TERM},$ Latched by LA module                               |
| L2 <sup>1</sup> | A20M, DPSLP, IGNNE, INIT, SMI, SLP, STPCLK, TCK, TDI, TDO, TMS, TRST                                                        | BCLK                  | 275 $\Omega$ Load, Terminated to 0.75xV $_{\rm GTLREF\_AVG}$ , Latched by LA module             |
| L2 <sup>1</sup> | PWRGOOD                                                                                                                     | BCLK                  | Unterminated 75 $\Omega$ , 8 ns transmission line w/ 200 $\Omega$ series resistor at Interposer |
| L3              | ADS, BINIT, DRDY, HIT, HITM, INIT, RESET, RS[2:0]                                                                           | BCLK                  | Latched by preprocessor unit for real-time processing Also latched by LA module                 |
| L4              | A[35:3], REQ[4:0]                                                                                                           | ADSTB                 | Latched by LA module                                                                            |
| L5              | D[63:0], DBI[3:0]                                                                                                           | DSTB                  | Latched by preprocessor unit for real-time processing                                           |

Commonly refered to as CMOS

Figure 12 and Table 14 show the requirements for each of the latched acquisition groups. Each group defines a four-point time/voltage eye that is measured relative to the respective latching edge and  $V_{REFA}$ .

**NOTE**. LX in the illustration represent the group name. For example, if your using Group L1, LX equals L1.



Figure 12: Latched signal group requirements

Table 14: Latched signal requirements for the target system

| Symbol                              | Description                                                   | Typical                              |
|-------------------------------------|---------------------------------------------------------------|--------------------------------------|
| T <sub>L1_VB</sub> 1,2,3            | L1 valid time before edge                                     | 800 ps                               |
| T <sub>L1_VA</sub> 1,2,3            | L1 valid time after edge                                      | 100 ps                               |
| V <sub>L1 IH</sub> 1,2,3            | L1 input high voltage                                         | V <sub>REFA</sub> +150 mV            |
| V <sub>L1_IL</sub> 1,2,3            | L1 input low voltage                                          | V <sub>REFA</sub> -150 mV            |
| T <sub>L2_VB</sub> 1,2,3            | L2 valid time before edge                                     | 850 ps                               |
| T <sub>L2_VA</sub> 1,2,3            | L2 valid time after edge                                      | 150 ps                               |
| V <sub>L2_IH</sub> 1,2,3            | L2 input high voltage                                         | 0.75*V <sub>GTLREF</sub> AVG +150 mV |
| V <sub>L2</sub> <sub>IL</sub> 1,2,3 | L2 input low voltage                                          | 0.75*V <sub>GTLREF</sub> AVG -150 mV |
| T <sub>L3_VB</sub> 1,2,3            | L3 valid time before edge                                     | 750 ps                               |
| T <sub>L3_VA</sub> 1,2,3            | L3 valid time after edge                                      | 50 ps                                |
| V <sub>L3 IH</sub> 1,2,3            | L3 input high voltage                                         | V <sub>REFA</sub> +150 mV            |
| V <sub>L3_IL</sub> 1,2,3            | L3 input low voltage                                          | V <sub>REFA</sub> -150 mV            |
| T <sub>L4_VB</sub> 1,2,3            | L4 valid time before edge                                     | 750 ps                               |
| T <sub>L4_VA</sub> 1,2,3            | L4 valid time after edge                                      | 50 ps                                |
| V <sub>L4_IH</sub> 1,2,3            | L4 input high voltage                                         | V <sub>REFA</sub> +125 mV            |
| V <sub>L4_IL</sub> 1,2,3            | L4 input low voltage                                          | V <sub>REFA</sub> -125 mV            |
| T <sub>L5_VB</sub> 1,2,3            | L5 valid time before edge                                     | 50 ps                                |
| T <sub>L4_VA</sub> 1,2,3            | L5 valid time after edge                                      | 250 ps                               |
| V <sub>L5 IH</sub> 1,2,3            | L5 input high voltage                                         | V <sub>REFA</sub> +75 mV             |
| V <sub>L5_IL</sub> 1,2,3            | L5 input low voltage                                          | V <sub>REFA</sub> -75 mV             |
| V <sub>MAX</sub> 1,4                | Maximum input voltage (all signals excluding unterminated L2) | +1.5 V                               |
| V <sub>MIN</sub> 1,4                | Minimum input voltage (all signals excluding unterminated L2) | -0.2 V                               |
| V <sub>MAX</sub> 1,4                | Maximum input voltage                                         | +1.1 V                               |
|                                     | (unterminated L2)                                             |                                      |
| V <sub>MIN</sub> 1,4                | Minimum input voltage                                         | +0.1 V                               |
|                                     | (unterminated L2)                                             |                                      |

<sup>1</sup> Specifications are relative to the pins on the probe head.

<sup>&</sup>lt;sup>2</sup> Assumes nominal signal receiver hysteresis of 5 mV (no added hysteresis)

Timing characterized with Pattern Generator; correlation to operation in the target environment is approximate due to edge rate and signal quality differences for both the measured signal and its Strobe (clock).

<sup>4</sup> Max and Min numbers rely on Termination and thus GTLREF specified voltage limits.

Table 15 lists the electrical requirements for the power supply that provides power to the probe adapter. Table 16 lists the environmental specifications.

Table 15: Electrical specifications for AC input to the preprocessor unit

| Characteristics        | Description         |
|------------------------|---------------------|
| Input Voltage rating   | 100 - 240 VAC ± 10% |
| Input Frequency Rating | 50 - 60 Hz          |
| Input Current Rating   | 6.0 A maximum       |

**Table 16: Environmental specifications** 

| Characteristic <sup>1</sup>                              | Description                                |
|----------------------------------------------------------|--------------------------------------------|
| Temperature                                              |                                            |
| Maximum operating                                        | +50 °C (+122 °F) <sup>2</sup>              |
| Minimum operating                                        | 5 °C (+41 °F)                              |
| Nonoperating                                             | -55 °C to +75 °C (-67 °F to +167 °F)       |
| Humidity                                                 | 10 to 90% relative humidity, noncondensing |
| Altitude                                                 |                                            |
| Operating                                                | 3 km (10,000 ft) maximum                   |
| Nonoperating                                             | 12 km (40,000 ft) maximum                  |
| Electrostatic immunity                                   | The probe adapter is static sensitive      |
| Weight                                                   |                                            |
| Preprocessor unit plus power cord                        | 11.4 Kg (25 lbs)                           |
| Shipping Weight                                          |                                            |
| Preprocessor unit plus cables, power cord, and packaging | 24 Kg (53 lbs)                             |

Designed to meet Tektronix standard 062-2847-00 class 5.

## **Certifications and Compliances**

EC Declaration of Conformity - EMC

Meets intent of Directive 89/336/EEC for Electromagnetic Compatibility.

Not to exceed microprocessor thermal considerations. Customer supplied cooling might be required across the CPU.

#### **EC** Declaration of **Conformity - Low Voltage**

Compliance was demonstrated to the following specification as listed in the Official Journal of the European Communities:

Low Voltage Directive 73/23/EEC, amended by 93/68/EEC.

EN 61010-1:2001. Safety requirements for electrical equipment for measurement control and laboratory use.

### **U.S. Nationally Recognized Testing Laboratory Listing**

UL 61010B-1:2003. Standard for electrical measuring and test equipment.

#### **Canadian Certification**

CAN/CSA C22.2 No. 1010.1:1997. Particular requirements for electrical equipment for measurement, control, and laboratory use. Part 1.

#### Additional Compliance

IEC 61010-1:2001. Safety requirements for electrical equipment for measurement, control, and laboratory use.

#### **Equipment Type**

Test and measuring equipment

#### Safety Class

Class 1 - grounded product

#### **Pollution Degree Descriptions**

A measure of the contaminates that could occur in the environment around and within a product. Typically the internal environment inside a product is considered to be the same as the external. Products should be used only in the environment for which they are rated.

- Pollution Degree 1. No pollution or only dry, nonconductive pollution occurs. Products in this category are generally encapsulated, hermetically sealed, or located in clean rooms.
- Pollution Degree 2. Normally only dry, nonconductive pollution occurs. Occasionally a temporary conductivity that is caused by condensation must be expected. This location is a typical office/home environment. Temporary condensation occurs only when the product is out of service.
- Pollution Degree 3. Conductive pollution, or dry, nonconductive pollution that becomes conductive due to condensation. These are sheltered locations where neither temperature nor humidity is controlled. The area is protected from direct sunshine, rain, or direct wind.
- Pollution Degree 4. Pollution that generates persistent conductivity through conductive dust, rain, or snow. Typical outdoor locations.

#### **Pollution Degree**

Pollution Degree 2 (as defined in IEC 61010-1). Note: Rated for indoor use only.

# Installation (Overvoltage) Category Descriptions

Terminals on this product may have different installation (overvoltage) category designations. The installation categories are:

- Measurement Category IV. For measurements performed at the source of low-voltage installation.
- Measurement Category III. For measurements performed in the building installation.
- Measurement Category II. For measurements performed on circuits directly connected to the low-voltage installation.
- Measurement Category I. For measurements performed on circuits not directly connected to MAINS.

#### **Overvoltage Category**

Overvoltage Category II (as defined in IEC 61010-1)

#### **Loading Diagrams**



Figure 13: Mated Samtec load model



Figure 14: Receiver load model



Figure 15: Electrical load model for typical signals



**Dimensions** Figure 16 shows the dimensions of the probe head.

Figure 16: Dimensions of the probe head

Figure 17 shows the dimensions of the preprocessor unit.



**CAUTION.** To prevent damage to the circuitry in the preprocessor unit, you must observe the required clearances in Table 8 on page 11 (clearances are not shown in Figure 17).



Figure 17: Dimensions of the preprocessor unit

## **Design Review Checklists**

Table 17: General checklist

| Yes | No | NA | Item                                                                                                     |
|-----|----|----|----------------------------------------------------------------------------------------------------------|
|     |    |    | Have you contacted Tektronix for any updates to the design information in this <i>Reference</i> section? |

**Table 18: Electrical checklist** 

| Yes | No | NA | Item                                                                                                                                                                                                  |
|-----|----|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |    |    | Have you performed electrical simulations with the probe adapter load models <sup>1</sup> ?                                                                                                           |
|     |    |    | Will the target system operate with the additional probe adapter load <sup>1</sup> ?                                                                                                                  |
|     |    |    | Are the electrical requirements described in this <i>Reference</i> section satisfied?                                                                                                                 |
|     |    |    | If the target system uses multiple reference voltages, does the composite time and voltage eye meet the electrical requirements described in this <i>Reference</i> section?  See Figure 9 on page 21. |

<sup>1</sup> See page 30 in the *Specification* section.

#### **Table 19: Mechanical checklist**

| Yes | No | NA | Item                                                                             |
|-----|----|----|----------------------------------------------------------------------------------|
|     |    |    | Have you performed mechanical fit checks using the KOV ProE model <sup>1</sup> ? |

The detailed mechanical keep-out-volume (KOV) for the probe head is described using the ProE 3D modeling package. System designers should import the probe head KOV model into their modeling environment to ensure that the probe head can be placed in the platform without any interference. Contact your Tektronix sales representative to obtain the latest ProE probe head KOV model.

## **Maintenance**

Before cleaning this product, read the following information.



**CAUTION.** To prevent static damage, handle components only in a static-free environment. Static discharge can damage the microprocessor, the probe adapter, the probes, and the module.

The preprocessor unit and probe head, does not require scheduled or periodic maintenance. However, to keep good electrical contact and efficient heat dissipation, keep the preprocessor unit and probe head free of dirt, dust, and contaminants. When not in use, store the preprocessor unit and probe head in the original shipping bags and cardboard carton.

### **External Cleaning Only**

Clean dirt and dust with a soft bristle brush. For more extensive cleaning, use only a damp cloth moistened with deionized water; do not use any other chemical cleaning agents.



**WARNING.** To prevent harm to yourself or damage to the preprocessor unit, do not open the preprocessor unit for cleaning and do not allow any moisture inside the preprocessor unit. There are no operator serviceable parts inside the preprocessor unit. Refer servicing of internal parts in the preprocessor unit to Tektronix authorized personnel only. External parts may be replaced by qualified service personnel.

#### **Short-Term Storage**

Follow steps 1 through 5 for short-term storage of the probe head:



**CAUTION.** To prevent static damage to the microprocessor, the probe head, the preprocessor unit, the probes, and the module, handle components only in a static-free environment.

Always wear a grounding wrist strap, heel strap, or similar device while handling the microprocessor and probe adapter.

- 1. Power off the target system, and unplug the AC power cord on the preprocessor unit. It is not necessary to power off the logic analyzer.
- 2. Disconnect the probe head from the preprocessor unit.
- **3.** Reverse the steps in Figure 5 (on page 13) through Figure 7 (on page 15) to remove the probe head.



**CAUTION.** To prevent damage to the sensitive probe head cables, you must dress the cables so they are not pinched or contacting any sharp objects. When you fold the cables, use a minimum radius of 0.25 in (0.64 cm) at the fold.

- **4.** Using non-static-generating tape, tape the socket cover onto the pin header on the bottom of the probe head.
- 5. Store the probe head in the black case it was shipped in.

### **Long-Term Storage**

For long-term storage, use the existing cardboard carton and packaging, and follow steps 6 thru 13:

- **6.** Disconnect the preprocessor unit from the logic analyzer by removing the probes and TMSCAB1 cables from the top of the preprocessor unit.
- 7. Place the preprocessor unit and probe head inside static-shielding bags (see Figure 18 on page 39).
- **8.** Place foam on the bottom and inside of the cardboard carton (see Figure 19 on page 39).

- **9.** Place the foam end caps on both sides of the preprocessor unit and place the preprocessor unit inside the cardboard carton (see Figure 20 on page 40).
- **10.** Place cables carefully over the top of the preprocessor unit (see Figure 21 on page 40).
- **11.** Place probe head and cables in the appropriate cutouts (see Figure 22 on page 40).
- **12.** Place other accessories in the accessory tray (see Figure 23 on page 41).
- 13. Close and tape the cardboard carton.



Figure 18: Wrap probe head and position on preprocessor unit



Figure 19: Place foam in the cardboard carton



Place the foam end caps on both sides of the preprocessor unit

Figure 20: Place preprocessor unit in the cardboard carton



Figure 21: Place the cables over the preprocessor unit



Figure 22: Place the foam and probe head in place



Figure 23: Place accessories and bubble bags in the accessory tray

#### **Shipping the Probe Adapter**

To commercially transport the preprocessor unit and probe head, package as follows:

- 1. Use the existing cardboard shipping carton and cushioning material. Follow the steps on page 38 to package the probe head and preprocessor unit.
  - If the existing shipping carton is not available, use a double-walled, corrugated cardboard shipping carton that allows a 3 inch (7.62 cm) minimum space on all sides of the product. Fill this space with nonstatic packing material.
- **2.** If you are shipping a probe adapter to a Tektronix service center for warranty service, attach a tag to the probe adapter showing the following:
  - Owner's name and address
  - Name of a person who can be contacted
  - Probe adapter type and serial number
  - Description of the problem

# **Appendix A: Accessories**

## **Standard Accessory**

The following standard accessory is shipped with the preprocessor unit.

| Quantity | Accessory                                                   | Part number          |
|----------|-------------------------------------------------------------|----------------------|
| 1        | Software Pkg; V1.000,W/HARDWARE MANU-<br>AL;TMSST2 PUB32G11 | Order-by-Description |

## **Optional Accessories**

The following optional accessories are available for the probe adapter.

| Option | Description                                                    | Part number                       |
|--------|----------------------------------------------------------------|-----------------------------------|
| -      | P6860 PROBES                                                   | Order by description <sup>1</sup> |
| -      | TMSCAB1 CABLES                                                 | Order by description <sup>2</sup> |
| -      | ACCESSORY KIT; LGA771 HEAT SINK;TMSDPH2                        | 020-2650-XX                       |
| -      | INSTRUCTION, INSTALLATION;LGA771 SOCKET HEAT SINK              | 075-0905-XX                       |
| -      | ACCESSORY KIT; LGA775 HEAT SINK;TMSDPH2                        | 020-2708-XX                       |
| -      | INSTRUCTION, INSTALLATION;LGA775 SOCKET HEAT SINK              | 075-0919-XX                       |
| -      | SHIPPING KIT: CARTON AND FOAM                                  | 065-0701-XX                       |
| -      | PLASTIC STORAGE CASE WITH FOAM INSERTS AND FLEX CABLE ASSEMBLY | 016-1940-XX                       |
| A0     | US POWER CORD. (STANDARD ACCESSORY)                            | 161-0104-00                       |
| A1     | UNIVERSAL EURO POWER CORD                                      | 161-0104-06                       |
| A2     | UNITED KINGDOM POWER CORD                                      | 161-0104-07                       |
| A5     | SWITZERLAND POWER CORD                                         | 161-0167-00                       |

<sup>1</sup> Requires six probes

<sup>2</sup> Requires five cables

# **Appendix B: Apply TMSCAB1 Labels**

If you need to attach labels to the module end and the preprocessor end of the TMSCAB1 cables, use the following instructions.

**NOTE**. Always use flat-nosed tweezers to remove the labels from the sheet of labels. Never peel labels with your fingers. The labels are made of soft vinyl and can stretch and distort easily. To avoid stretching the label, always grasp it from the top right corner while removing it from the sheet of labels.

The adhesive on the vinyl labels is extremely strong. Carefully align the label to the indented outline on the module end and preprocessor unit end. Once labels are placed on the TMSCAB1 cables, they are difficult to remove.

- 1. Determine which channel groups you plan to use and identify the matching labels.
- **2.** Follow the steps in Figure B-1 while attaching the labels.



Figure B-1: Apply TMSCAB1 labels

## **Appendix C: Probe Adapter Notes**

## **Probe Adapter Notes**

Review electrical, environmental, and mechanical specifications in the *Specifications* section on page 19 as they pertain to the target system, and to the following information.

**System Clock Rate** 

The TMSST2 hardware support can acquire data from the microprocessor Front Side Bus operating at speeds of up to 333 MHz or 1333 MT/s.

Contact the Tektronix sales representative for current information on the fastest devices supported.

**Acquisition before Reset** 

If data is acquired before a processor Reset signal is observed by the preprocessor unit, the data acquired by the logic analyzer will be inaccurate.

**Data Bus** The TMSST2 product supports only a quad-pumped data bus.

**Address Bus** The TMSST2 product supports only a double-pumped address bus.

Disabling the Cache (disassembly)

The cache bus is not observable; therefore, disassembly requires that the cache must be disabled. Disabling the cache makes all instruction prefetches visible on the bus so that they are acquired, displayed and correctly disassembled.

# Index

| A                                                                                                      | G                                                                                           |  |
|--------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--|
| Address bus, C-47<br>Airflow clearance, preprocessor, 11                                               | GTLREF jumpers, 7                                                                           |  |
| Application, logic analyzer configuration, 2 AVERAGE GTLREF jumpers, 8                                 | I                                                                                           |  |
| С                                                                                                      | Installing support software, 18                                                             |  |
| Care and maintenance, external, 37                                                                     | J                                                                                           |  |
| Circuit description, 19 Clock rate, C-47 Connections P6860, 2 TMSCAB1 cable, B-45 to target system, 12 | Jumpers AVERAGE GTLREF jumpers, 8 F2 ACQUIRED SIGNAL, 10 LGA771/LGA775, 9 OFFSET jumpers, 8 |  |
| D                                                                                                      | K                                                                                           |  |
| Data bus, C-47                                                                                         | KOV, ProE model, 35                                                                         |  |
| Dimensions                                                                                             |                                                                                             |  |
| preprocessor unit, 33                                                                                  | L                                                                                           |  |
| probe head, 32                                                                                         | Landing diagrams 20                                                                         |  |
| Disabling the cache, C-47 Disassembler, logic analyzer configuration, 2                                | Loading diagrams, 30 Logic analyzer configuration for disassembler, 2                       |  |
| E                                                                                                      | configuration for the application, 2                                                        |  |
| Electrical specifications, 21                                                                          | M                                                                                           |  |
| AC adapter table, 28                                                                                   |                                                                                             |  |
| AC/DC Signaling, 23                                                                                    | Manual terms, xi                                                                            |  |
| latched signals, 26                                                                                    | Modules connections, B-45                                                                   |  |
| reference voltage, 21                                                                                  |                                                                                             |  |
| strobe signals, 24 Environmental specifications, 28                                                    | 0                                                                                           |  |
| altitude, 28                                                                                           | _                                                                                           |  |
| electrostatic immunity, 28                                                                             | OFFSET jumpers, 8                                                                           |  |
| humidity, 28                                                                                           | Optional accessory, A-43                                                                    |  |
| temperature, 28                                                                                        |                                                                                             |  |

#### S P P6860, 2 Shipping, probe adapter, assembled, 41 Ports, XTGIP and Test, 10 Specifications Power, applying, 17 AC input, 28 Probe adapter airflow clearance, 11 configuring, 5 BCLK, 23 GTLREF jumpers, 7 design review checklists, 35 hardware description, 1 DSTB strobe signal, 24 jumper positions, 5 electrical, 21 environmental, 28 offset adjustments, 5 termination and reference voltages, 9 GTLREF voltage, 22 voltage connections, 5 latched signal, 27 Probe configuration, 3 mechanical (dimensions), 32, 33 ProE model KOV, 35 Standard accessory, A-43 R Storage, long-term, 38 Support package setups, 18 Reference, circuit description, 19 Removing hardware, from target system, 17, 38 Replaceable parts list, 17 Т Reset, C-47 Restrictions Termination and reference voltages, 9 address bus, C-47 TLA7AX4, probes, measurements, 2 clock rate, C-47 TLA7AX4 module, measurements, B-45 data bus, C-47 TMSCAB1 cable disabling the cache, C-47 configuration, 3 connections, 3, B-45 W Weight, 28